Part Number Hot Search : 
74HC45 LX015D SKIIP2 BIT3102A 30L30 0515D SR130 100LV
Product Description
Full Text Search
 

To Download CYD18S72V-100BBI Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  cyd04s72v cyd09s72v cyd18s72v flex72? 3.3 v 64 k/128 k/256 k 72 synchronous dual-port ram cypress semiconductor corporation ? 198 champion court ? san jose , ca 95134-1709 ? 408-943-2600 document number : 38-06069 rev. *l revised may 25, 2011 features true dual-ported memory cells that allow simultaneous access of the same memory location synchronous pipelined operation family of 4 mbit, 9 mbit, and 18 mbit devices pipelined output mode allows fast operation 0.18-micron complmentary metal oxide semiconductor (cmos) for optimum speed and power high-speed clock to data access 3.3 v low power ? active as low as 225 ma (typ) ? standby as low as 55 ma (typ) mailbox function for message passing global master reset separate byte enables on both ports commercial and industrial temperature ranges ieee 1149.1-compatible joint test action group (jtag) boundary scan 484-ball fine-pitch ball grid array (fbga) (1-mm pitch) pb-free packaging available counter wrap around control ? internal mask register co ntrols counter wrap-around ? counter-interrupt flags to indicate wrap-around ? memory block retransmit operation counter readback on address lines mask register readback on address lines dual chip enables on both ports for easy depth expansion seamless migration to next generation dual-port family functional description the flex72 family includes 4 mbit, 9 mbit and 18 mbit pipelined, synchronous, true dual-port stat ic rams that are high-speed, low-power 3.3 v cmos. two ports are provided, permitting independent, simultaneous access to any location in memory. the result of writing to the same location by more than one port at the same time is undefined. registers on cont rol, address, and data lines allow for minimal set-up and hold time. during a read oper ation, data is registered for decreased cycle time. each port contains a burst counter on the input address register. after externally loading the counter with the initial address, the counter will increment the address internally (more details to follow). the internal write pulse width is independent of the duration of the r/w input signal. the internal write pulse is self-timed to allow the sh ortest possible cycle times. a high on ce0 or low on ce1 for one clock cycle will power down the internal circuitry to reduce the static power consumption. one cycle with chip enables asserted is required to reactivate the outputs. additional features include: r eadback of burst-counter internal address value on address lines, counter-mask registers to control the counter wrap-around, counter interrupt (cntint ) flags, readback of mask register value on address lines, retransmit functionality, inte rrupt flags for message passing, jtag for boundary scan, and asynchronous master reset (mrst ). the cyd18s72v device have limited features. please see table 3 on page 8 for details. seamless migration to next-generation dual-port family cypress offers a migration path for all devices to the next-generation devices in the dual-port family with a compatible footprint. please contact cypress sales for more details . table 1. product selection guide density 4-mbit (64k x 72) 9-mbit (128k x 72) 18-mbit (256k x 72) part number cyd04s72v cyd09s72v cyd18s72v max. speed (mhz) 167 133 133 max. access time?clock to data (ns) 4.0 4.4 5.0 typical operating current (ma) 225 350 410 package 484-ball fbga 23 mm x 23 mm 484-ball fbga 23 mm x 23 mm 484-ball fbga 23 mm x 23 mm [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 2 of 30 note 1. cyd04s72v have 16 address bits, cyd09s72v have 17 address bits and cyd18s72v have 18 bits. logic block diagram [1] ftsel l portst[1:0] l dq[71:0] l be [7:0] l ce 0 l ce1 l oe l r/w l ftsel r portst[1:0] r dq [71:0] r be [7:0] r ce 0 r ce1 r oe r r/w r a [17:0] l cnt/msk l ads l cnten l cntrst l ret l cntint l c l wrp l a [17:0] r cnt/msk r ads r cnten r cntrst r ret r cntint r c r wrp r config block config block io control io control address & counter logic address & counter logic int l trst tms tdi tdo tck jtag mrst ready r lowspd r ready l lowspd l reset logic int r busy l busy r mailboxes arbitration logic dual-ported array [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 3 of 30 contents pin configuration ............................................................. 4 pin definitions .................................................................. 5 master reset ............................................................... 7 mailbox interrupts ........................................................ 7 address counter and mask register operations......... 8 counter reset operation ............................................ 8 counter load operation .............................................. 8 counter increment operation ...................................... 9 counter hold operation .............................................. 9 counter interrupt ......................................................... 9 counter readback operation ...................................... 9 retransmit ................................................................... 9 mask reset operation ................................................. 9 mask load operation .................................................. 9 mask readback operation .......................................... 9 counting by two ......................................................... 9 ieee 1149.1 serial boundary sc an (jtag) .... ........... .... 11 performing a tap re set ........................................... 11 performing a pause/restart ... ................................... 11 boundary scan hierarchy for flex72 family ........... 11 maximum ratings............................................................ 13 operating range ............................................................. 13 electrical characteristics over the operating range . 13 capacitance ..................................................................... 14 ac test load and waveforms ....................................... 14 switching characteristics over the operating range 14 jtag timing characteristics ........................................ 16 switching waveforms .................................................... 16 ordering information ...................................................... 26 ordering code definitions ..... .................................... 26 package diagram ............................................................ 27 acronyms ........................................................................ 28 document conventions ................................................. 28 units of measure ....................................................... 28 document history page ................................................. 29 sales, solutions, and legal information ...................... 30 worldwide sales and design s upport ......... .............. 30 products .................................................................... 30 psoc solutions ......................................................... 30 [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 4 of 30 notes 2. this ball will represent a next generation dual-port feature. fo r more information about this feature, contact cypress sales. 3. connect this ball to vddio. for more information about th is next generation dual-port feature contact cypress sales. 4. connect this ball to vss. for more information about this next generation dual-port feature, contact cypress sales. 5. leave this ball unconnected. for more information about this feature, contact cypress sales. 6. leave this ball unconnected for a 64k x 72 configuration. 7. leave this ball unconnected for 128k x 72 and 64k x72 configurations. 8. these balls are not applicable for cyd18s72v device. they need to be tied to vddio. 9. these balls are not applicable for cyd18s72v device. they need to be tied to vss. 10. these balls are not applicable for cyd18s 72v device. they need to be no connected. pin configuration 484-ball bga top view cyd04s72v/cyd09s72v/cyd18s72v 1 2 3 4 5 6 7 8 910111213141516171819202122 a nc dq61l dq59l dq57l dq54l dq51l dq48l dq45 l dq42l dq39l dq36l dq36r dq39r dq42r dq45r dq48r dq51r dq54r dq57r dq59r dq61r nc b dq63l dq62l dq60l dq58l dq55l dq52l dq49l dq46l dq43l dq40l dq37l dq37r dq40r dq43r dq46r dq49r dq52r dq55r dq58r dq60r dq62r dq63r c dq65l dq64l vss vss dq56l dq53l dq50l dq47l dq44l dq41l dq38l dq38r dq41r dq44r dq47r dq50r dq53r dq56r vss vss dq64r dq65r d dq67l dq66l vss vss vss nc [2, 5] nc [2, 5] vss lowsp d l [2,4] ports td0l [2,4] nc [2, 5] busy l [2, 5] cntint l [10] ports td1l [2, 4] nc nc [2, 5] nc [2, 5] vss vss vss dq66r dq67r e dq69l dq68l vddiol vss vss vddiol vddio l vddio l vddiol vddiol vttl vttl vttl vddio r vddio r vddio r vddior nc vss vddior dq68r dq69r f dq71l dq70l ce1l [8] ce 0l [9] vddiol vddiol vddio l vddio l vddiol vcore vcore vcore vcore vddio r vddio r vddio r vddior vddior ce 0r [9] ce1r [8] dq70r dq71r g a0l a1l ret l [2,3] be 4l vddiol vddiol vrefl [2, 4] vss vss vss vss vss vss vss vss vrefr [2, 4] vddior vddior be 4r ret r [2,3 ] a1r a0r h a2l a3l wrp l [2, 3] be 5l vddiol vddiol vss vss vss vss vss vss vss vss vss vss vddior vddior be 5r wrp r [2, 3] a3r a2r j a4l a5l ready l [2, 5] be 6l vddiol vddiol vss vss vss vss vss vss vss vss vss vss vddior vddior be 6r ready r [2, 5] a5r a4r k a6l a7l nc [2,5] be 7l vttl vcore vss vss vss vss vss vss vss vss vss vss vcore vddior be 7r nc [2,5] a7r a6r l a8l a9l cl oe l vttl vcore vss vss vss vss vss vss vss vss vss vss vcore vttl oe rcra9ra8r m a10l a11l vss be 3l vttl vcore vss vss vss vss vss vss vss vss vss vss vcore vttl be 3r vss a11r a10r n a12l a13l ads l [9] be 2l vddiol vcore vss vss vss vss vss vss vss vss vss vss vcore vttl be 2r ads r [9] a13r a12r p a14l a15l cnt/ms k l [8] be 1l vddiol vddiol vss vss vss vss vss vss vss vss vss vss vddior vddior be 1r cnt/ms k r [8] a15r a14r r a16l [6] a17l [7] cnten l [9] be 0l vddiol vddiol vss vss vss vss vss vss vss vss vss vss vddior vddior be 0r cnten r [9] a17r [7] a16r [6] t a18l [2,5] nc cntrst l [8] int l vddiol vddiol vrefl [2, 4] vss vss vss vss vss vss vss vss vrefr [2, 4] vddior vddior int r cntrst r [8] nc a18r [2,5] u dq35l dq34l r/w lrevl [2,4] vddiol vddiol vddio l vddio l vddiol vcore vcore vcore vcore vddio r vddio r vddio r vddior vddior revr [2,4 ] r/w rdq34rdq35r v dq33l dq32l ftsel l [2,3] vddiol nc vddiol vddio l vddio vddiol vttl vttl vttl vddio r vddio r vddio r vddio r vddior trst [2, 5] vddior ftsel r [2,3] dq32r dq33r w dq31l dq30l vss mrst vss nc [2, 5] nc [2, 5] revl [2, 4] ports td1r [2, 4] cntint r [10] busy r [2, 5] nc [2, 5] ports td0r [2,4] lowsp d r [2,4] vss nc [2, 5] nc [2, 5] vss tdi tdo dq30r dq31r y dq29l dq28l vss vss dq20l dq17l dq14l dq11l dq8l dq5l dq2l dq2r dq5r dq8r dq11r dq14r dq17r dq20r tms tck dq28r dq29r aa dq27l dq26l dq24l dq22l dq19l dq16l dq13l dq10l dq7l dq4l dq1l dq1r dq4r dq7r dq10r dq13r dq16r dq19r dq22r dq24r dq26r dq27r ab nc dq25l dq23l dq21l dq18l dq15l dq12l dq9l dq6l dq3l dq0l dq0r dq 3r dq6r dq9r dq12r dq15r dq18r dq21r dq23r dq25r nc [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 5 of 30 pin definitions left port right port description a 0l ?a 17l a 0r ?a 17r address inputs . be 0l ?be 7l be 0r ?be 7r byte enable inputs . asserting these signals enables read and write operations to the corresponding bytes of the memory array. busy l [11,12] busy r [11,12] port busy output . when the collision is detected, a busy is asserted. c l c r input clock signal . ce0 l [13] ce0 r [13] active low chip enable input . ce1 l [14] ce1 r [14] active high chip enable input . dq 0l ?dq 71l dq 0r ?dq 71r data bus input/output . oe l oe r output enable input . this asynchronous signal must be asserted low to enable the dq data pins during read operations. int l int r mailbox interrupt flag output . the mailbox permits communications between ports. the upper two memory locations can be used for message passing. int l is asserted low when the right port writes to the mailbox location of the left port, and vice versa. an interrupt to a port is de asserted high when it reads the contents of its mailbox. lowspd l [11,15] lowspd r [11,15] port low speed select input . when operating at less than 100 mhz, the lowspd disables the port dll. portstd[1:0] l [11,15 ] portstd[1:0] r [11,15 ] port address/control/data i/o standard select input . r/w l r/w r read/write enable input . assert this pin low to write to, or high to read from the dual-port memory array. ready l [11,12] ready r [11,12] port ready output . this signal will be asserted when a port is ready for normal operation. cnt/msk l [14] cnt/msk r [14] port counter/mask select input . counter control input. ads l [13] ads r [13] port counter address load strobe input . counter control input. cnten l [13] cnten r [13] port counter enable input . counter control input. cntrst l [14] cntrst r [14] port counter reset input . counter control input. cntint l [16] cntint r [16] port counter interrupt output . this pin is asserted low when the unmasked portion of the counter is incremented to all ?1s?. wrp l [11,17] wrp r [11,17] port counter wrap input . after the burst counter reache s the maximum count, if wrp is low, the unmasked counter bits will be set to 0. if high, the counter will be loaded with the value stored in the mirror register. ret l [11,17] ret r [12,17] port counter retransmit input . counter control input. ftsel l [11,17] ftsel r [11,17] flow-through select . use this pin to select flow-t hrough mode. when is de-asserted, the device is in pipelined mode. vref l [11,15] vref r [11,15] port external high-speed io reference input . notes 11. this ball will represent a next generation du al-port feature. for more information ab out this feature, contact cypress sales . 12. leave this ball unconnected. for more information about this feature, contact cypress sales. 13. these balls are not applicable for cyd18s 72v device. they need to be tied to vss. 14. these balls are not applicable for cyd18s72v device. they need to be tied to vddio. 15. connect this ball to vss. for more information about this next generation dual-port feature, contact cypress sales. 16. these balls are not applicable for cyd1 8s72v device. they need to be no connected. 17. connect this ball to vddio. for more information about this next generation dual-port feature contact cypress sales [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 6 of 30 vddio l vddio r port io power supply . rev [18,19] l rev [18,19] r reserved pins fo r future features . mrst master reset input . mrst is an asynchronous input signal and affects both ports. a master reset operation is required at power-up. trst [18,20] jtag reset input . tms jtag test mode select input . it controls the advance of jtag tap state machine. state machine transitions occur on the rising edge of tck. tdi jtag test data input . data on the tdi input will be shifted serially into selected registers. tck jtag test clock input . tdo jtag test data output . tdo transitions occur on the falling edge of tck. tdo is normally three-stated except when captur ed data is shifted out of the jtag tap. v ss ground inputs . v core [21] core power supply . v ttl lvttl power supply . notes 18. this ball will represent a next generation du al-port feature. for more information ab out this feature, contact cypress sales . 19. connect this ball to vss. for more information about this next generation dual-port feature, contact cypress sales 20. leave this ball unconnected. for more information about this feature, contact cypress sales. 21. this family of dual-ports does not use v core , and these pins are internally nc. the next g eneration dual-port family, the flex72-e?, will use v core of 1.5 v or 1.8 v. please contact local cypress fae for more information pin definitions (continued) left port right port description [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 7 of 30 master reset the flex72 family devices undergo a complete reset by taking the mrst input low. mrst input can switch asynchronously to the clocks. mrst initializes the internal burst counters to zero, and the counter mask registers to all ones (completely unmasked). mrst also forces the mailbox interrupt (int ) flags and the counter interrupt (cntint ) flags high. mrst must be performed on the flex72 family devices after power-up. mailbox interrupts the upper two memory locations may be used for message passing and permit communications between ports. ta b l e 2 shows the interrupt operation for both ports using 18 mbit device as an example. the highest memory location, 3ffff is the mailbox for the right port and 3f ffe is the mailbox for the left port. table 2. shows that in order to set the int r flag, a write operation by the left port to address 3ffff will assert int r low. at least one byte has to be active for a write to generate an interrupt. a valid read of the 3ffff location by the right port will reset int r high. at least one byte has to be active in order for a read to reset the interrupt. when one port writes to the other port?s mailbox, the int of the port that the mailbox belongs to is asserted low. the int is reset when the owner (port) of the mailbox reads the contents of the mailbox. the interrupt flag is set in a flow-thru mode (i.e., it follows the clock edge of the writing port). also, the flag is reset in a flow-thru mode (i.e., it follows the clock edge of the reading port) each port can read the other port?s mailbox without resetting the interrupt. and each port can write to its own mailbox without setting the interrupt. if an application does not require message passing, int pins should be left open. table 2. interrupt operation example [22, 23, 24, 25] function left port right port r/w l ce l a 0 l ?17 l int l r/w r ce r a 0r?17r int r set right int r flagl l3ffffxxxxl reset right int r flagxxxxhl3ffffh set left int l flag x x x l l l 3fffe x reset left int l flaghl3fffehxxxx notes 22. cyd04s72v have 16 address bits, cyd09s72v have 17 address bits and cyd18s72v have 18 bits. 23. ce is internal signal. ce = low if ce 0 = low and ce 1 = high. for a single read operation, ce only needs to be asserted once at the rising edge of the clk and can be deasserted after that. data will be out after the following clk edge and will be three-stated after the next clk edge. 24. oe is ?don?t care? for mailbox operation. 25. at least one of be0 or be7 must be low. [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 8 of 30 address counter and mask register operations [28] this section describes the features only apply to 4 mbit and 9 mbit devices, not to 18 mbit device. each port has a program- mable burst address counter. the burst counter contains three registers: a counter register, a mask register, and a mirror register. the counter register contains the address used to access the ram array. it is changed only by the counter load, increment, counter reset, and by master reset (mrst ) operations. the mask register value affects the increment and counter reset operations by preventing the corresponding bits of the counter register from changing. it also affects the counter interrupt output (cntint ). the mask register is changed only by the mask load and mask reset operations, and by the mrst . the mask register defines the counting range of the counter register. it divides the counter register into two regions: zero or more ?0s? in the most significant bits define the masked region, one or more ?1s? in the least significant bits define the unmasked region. bit 0 may also be ?0,? masking the least significant counter bit and causing the counter to increment by two instead of one. the mirror register is used to reload the counter register on increment operations (see ?retransmit,? below). it always contains the value last loaded into the counter register, and is changed only by the counter load, and counter reset operations, and by the mrst. ta b l e 3 summarizes the operation of these registers and the required input control signals. the mrst control signal is asynchronous. all the other control signals in table 3 (cnt/msk , cntrst , ads , cnten ) are synchronized to the port?s clk. all these count er and mask operations are independent of the port?s chip enable inputs (ce0 and ce1). counter enable (cnten ) inputs are provided to stall the operation of the address input and utilize the internal address generated by the internal counter for fast, interleaved memory applications. a port?s burst counter is loaded when the port?s address strobe (ads ) and cnten signals are low. when the port?s cnten is asserted and the ads is deasserted, the address counter will increment on each low to high transition of that port?s clock signal. this will read/write one word from/into each successive address location until cnten is deasserted. the counter can address the entir e memory array, and will loop back to the start. co unter reset (cntrst ) is used to reset the unmasked portion of the burst counter to 0s. a counter-mask register is used to control the counter wrap. counter reset operation all unmasked bits of the counter and mirror registers are reset to ?0.? all masked bits remain unchanged. a mask reset followed by a counter reset will reset the counter and mirror registers to 00000, as will master reset (mrst ). counter load operation the address counter and mirror registers are both loaded with the address value presented at the address lines. notes 26. x? = ?don?t care,? ?h? = high, ?l? = low. 27. counter operation and mask register operation is independent of chip enables. 28. the cyd04s72v has 16 address bits and a maximum address value of ffff. the cyd09s72v has 17 address bits and a maximum addre ss value of 1ffff. the cyd18s72v has 18 address bits and a maximum address value of 3ffff. table 3. address counter and counter mask register control operation (any port) [26,27] clk mrst cnt/msk cntrst ads cnten operation description x l x x x x master reset reset address counter to all 0s and mask register to all 1s h h l x x counter reset reset counter unmasked portion to all 0s h h h l l counter load load counter with external address value presented on address lines h h h l h counter readback read out counter internal value on address lines h h h h l counter increment internally increment address counter value h h h h h counter hold constantly hold the address value for multiple clock cycles h l l x x mask reset reset mask register to all 1s h l h l l mask load load mask register with value presented on the address lines h l h l h mask readback read out mask register value on address lines h l h h x reserved operation undefined [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 9 of 30 counter increment operation once the address counter register is initially loaded with an external address, the counter can internally increment the address value, potentially addr essing the entire memory array. only the unmasked bits of the co unter register are incremented. the corresponding bit in the mask register must be a ?1? for a counter bit to change. the counte r register is incremented by 1 if the least significant bit is unma sked, and by 2 if it is masked. if all unmasked bits are ?1,? t he next increment will wrap the counter back to the initially loaded value. if an increment results in all the unmasked bits of the counter being ?1s,? a counter interrupt flag (cntint ) is asserted. the next increment will return the counter register to its initial value, which was stored in the mirror register. the counter address can instead be forced to loop to 00000 by externally connecting cntint to cntrst . [29] an increment that results in one or more of the unmasked bits of the counter being ?0? will de-assert the counter interrupt flag. the example in figure 2 shows the counter mask register loaded with a mask value of 0003fh unmasking the first 6 bits with bit ?0? as the lsb and bit ?16? as the msb. the maximum value the mask register can be loaded with is 1ffffh. setting the mask register to this value allows the counter to access the entire memory space. the address counter is then loaded with an initial value of 8h. the base address bits (in this case, the 6th address through the 16th address) are loaded with an address value but do not increment once the counter is configured for increment operation. the counter address will start at address 8h. the counter will increment its internal address value till it reaches the mask register value of 3fh. the counter wraps around the memory block to location 8h at the next count. cntint is issued when the counter reaches its maximum value. counter hold operation the value of all three registers can be constantly maintained unchanged for an unlimited number of clock cycles. such operation is useful in applicati ons where wait states are needed, or when address is available a few cycles ahead of data in a shared bus interface. counter interrupt the counter interrupt (cntint ) is asserted low when an increment operation results in the unmasked portion of the counter register being all ?1s.? it is deasserted high when an increment operation results in any other value. it is also de-asserted by counter reset, counter load, mask reset and mask load operations, and by mrst. counter readback operation the internal value of the counter register can be read out on the address lines. readback is pipelined; the address will be valid t ca2 after the next rising edge of the port?s clock. if address readback occurs while the port is enabled (ce0 low and ce1 high), the data lines (dqs) will be three-stated. figure 1 shows a block diagram of the operation. retransmit retransmit is a feature that allows the read of a block of memory more than once without the need to reload the initial address. this eliminates the need for external logic to store and route data. it also reduces the complexity of the system design and saves board space. an internal ?mirror register? is used to store the initially loaded address counter value. when the counter unmasked portion reaches its maximum value set by the mask register, it wraps back to the initial value stored in this ?mirror register.? if the counter is continuously configured in increment mode, it increments again to its maximum value and wraps back to the value initially stored into the ?mirror register.? thus, the repeated access of the same data is allowed without the need for any external logic. mask reset operation the mask register is reset to al l ?1s,? which unmasks every bit of the counter. master reset (mrst ) also resets the mask register to all ?1s.? mask load operation the mask register is loaded wit h the address value presented at the address lines. not all values permit correct increment operations. permitted values are of the form 2 n ?1 or 2 n ?2. from the most significant bit to the least significant bit, permitted values have zero or more ?0s,? one or more ?1s,? or one ?0.? thus 1ffff, 003fe, and 00001 are permitted values, but 1f0ff, 003fc, and 00000 are not. mask readback operation the internal value of the mask re gister can be read out on the address lines. readback is pipelined; the address will be valid t cm2 after the next rising edge of the port?s clock. if mask readback occurs while the port is enabled (ce0 low and ce1 high), the data lines (dqs) will be three-stated. figure 1 shows a block diagram of the operation. counting by two when the least significant bit of the mask register is ?0,? the counter increments by two. this may be used to connect the x72 devices as a 144-bit single port sram in which the counter of one port counts even addresses and the counter of the other port counts odd addresses. this even-odd address scheme stores one half of the 144-bit data in even memory locations, and the other half in odd memory locations. note 29. cntint and cntrst specs are guaranteed by design to operate properly at speed grade operating frequency when tied together. [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 10 of 30 note 30. cyd04s72v have 16 address bits, cyd09s72v have 17 address bits and cyd18s72v have 18 bits. from mask register mirror counter address decode ram array wrap 1 0 increment logic 1 0 +1 +2 1 0 wrap detect from mask from counter to counter bit 0 wrap figure 1. counter, mask, and mirror logic block diagram [30] 17 17 17 17 17 1 0 load/increment cnt/msk cnten ads cntrst clk decode logic bidirectional address lines mask register counter/ address register from address lines to readback and address decode 17 17 mrst [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 11 of 30 ieee 1149.1 serial boundary scan (jtag) [33] the flex72 incorporates an i eee 1149.1 serial boundary scan test access port (tap). the tap controller functions in a manner that does not conflict with the operation of other devices using 1149.1-compliant taps. the tap operates using jedec-standard 3.3 v i/o logic levels. it is composed of three input connections and one output connection required by the test logic defined by the standard. performing a tap reset a reset is performed by forcing tms high (v dd ) for five rising edges of tck. this reset does not affect the operation of the flex72 family and may be performed while the device is operating. an mrst must be performed on the flex72 after power-up. performing a pause/restart when a shift-dr pause-dr shift-dr is performed the scan chain will output the next bit in the chain twice. for example, if the value expected from the chain is 1010101, the device will output a 11010101. this extra bit will cause some testers to report an erroneous failure for the flex72 in a scan test. therefore the tester should be configured to never enter the pause-dr state. boundary scan hierarchy for flex72 family internally, the cyd04s72v and cyd09s72v have two dies while cyd18s72v has four dies. each die contains all the circuitry required to support b oundary scan testing. the circuitry includes the tap, tap controller, instruction register, and data registers. the circuity and operation of the die boundary scan are described in detail below. the scan chain of each die is connected serially to form the scan chain of the flex72 family as shown in figure 3 . tms and tck are connected in parallel to each die to drive all 4 tap controllers in unison. in many cases, each die will be supplied with the same instruction. in other cases, it might be useful to supply different instructions to each die. one example would be testing the device id of one die while bypassing the others. each pin of flex72 family is typi cally connected to multiple dies. for connectivity testing with the extest instruction, it is desirable to check the internal connections between dies as well as the external connections to the package. this can be accomplished by merging the netlist of the devices with the netlist of the user?s circuit board. to facilitate boundary scan testing of the devices, cypress provides the bsdl file for each die, the internal netlist of the device, and a description of the device scan chain. the user can use these materials to easily integrate the devices into the board?s boundary scan environment. further information can be found in the cypress application note using jtag boundary scan with the flex18/72 tm dual-port srams . notes 31. cyd04s72v have 16 address bits, cyd09s72v have 17 address bits and cyd18s72v have 18 bits. 32. the ?x? in this diagram represents the counter upper bits. 33. boundary scan is ieee 1149.1-compatible. see ?performing a pause/restart? for deviation from strict 1149.1 compliance. 2 16 2 15 2 6 2 1 2 5 2 2 2 4 2 3 2 0 2 16 2 15 2 6 2 1 2 5 2 2 2 4 2 3 2 0 2 16 2 15 2 6 2 1 2 5 2 2 2 4 2 3 2 0 2 16 2 15 2 6 2 1 2 5 2 2 2 4 2 3 2 0 h h l h 11 0s 1 0 1 0 1 01 00 xs 1 x 0 x 0 x0 11 xs 1 x 1 x 1 x1 00 xs 1 x 0 x 0 x0 masked address unmasked address mask register bit-0 address counter bit-0 cntint example: load counter-mask register = 3f load address counter = 8 max address register max + 1 address register figure 2. programmable coun ter-mask register operation [31, 32] [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 12 of 30 table 4. identification register definitions instruction field value description revision number(31:28) 0h reserved for version number cypress device(27:12) c002h defines cypress die number for cyd18s72v and cyd09s72v c001h defines cypress die number for cyd04s72v cypress jdec id(11:1) 034h allows unique identification of flex72 family device vendor id register presence (0) 1 indicates the presence of an id register table 5. scan registers sizes register name bit size instruction 4 bypass 1 identification 32 boundary scan n [34] table 6. instruction identification codes instruction code description extest 0000 captures the input/output ring c ontents. places the bsr between the tdi and tdo bypass 1111 places the byr between tdi and tdo idcode 1011 loads the idr with the vendor id co de and places the register between tdi and tdo highz 0111 places byr between tdi and tdo. forces all flex72 output dr ivers to a high-z state clamp 0100 controls boundary to 1/0. places byr between tdi and tdo sample/preload 1000 captures the input/output ring contents. places bsr between tdi and tdo nbsrst 1100 resets the non-boundary scan logic. places byr between tdi and tdo reserved all other codes other co mbinations are reserved. do not use other than the above note 34. see details in the device bsdl files. tdo d2 tdi tdo d1 tdi tdo d4 tdi tdo d3 tdi tdo tdi tdo d2 tdi tdo d1 tdi tdi tdo figure 3. scan chain 18 mbit 4 mbit/9 mbit [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 13 of 30 maximum ratings [35] (exceeding maximum ratings may s horten the useful life of the device. user guidelines are not tested) storage temperature............................... ?65 c to + 150 c ambient temperature with power applied .......................................... ?55 c to + 125 c supply voltage to ground potential ..............?0.5 v to + 4.6 v dc voltage applied to outputs in high-z state........................ ?0.5 v to v dd + 0.5 v dc input voltage ............................. ?0.5 v to v dd + 0.5 v [37] output current into outputs (low) .............................. 20 ma static discharge voltage........................................... > 2000 v (jedec jesd22-a114-2000b) latch-up current ........ .............. .............. .............. ... > 200 ma operating range range ambient temperature v dd v core [36] commercial 0 c to +70 c 3.3 v 165 mv 1.8 v 100 mv industrial ?40 c to +85 c 3.3 v 165 mv 1.8 v 100mv electrical characteristics over the operating range parameter description part no. ?167 ?133 ?100 unit min typ max min typ max min typ max v oh output high voltage (v dd = min., i oh = ?4.0 ma) 2.4 ? ? 2.4 ? ? 2.4 ? ? v v ol output low voltage (v dd = min., i ol = +4.0 ma) ??0.4??0.4? ?0.4v v ih input high voltage 2.0 ? ? 2.0 ? ? 2.0 ? ? v v il input low voltage ? ? 0.8 ? ? 0.8 ? ? 0.8 v i oz output leakage current ?10 ? 10 ?10 ? 10 ?10 ? 10 ? a i ix1 input leakage current except tdi, tms, mrst ?10 ? 10 ?10 ? 10 ?10 ? 10 ? a i ix2 input leakage current tdi, tms, mrst ?0.1 ? 1.0 ?0.1 ? 1.0 ?0.1 ? 1.0 ma i cc operating current (v dd = max.,i out = 0 ma), outputs disabled cyd04s72v ? 225 300 ? ? ? ? ? ? ma cyd09s72v ? ? ? ? 350 500 ? ? ? cyd18s72v ? ? ? ? 410 580 ? 315 450 ma i sb1 standby current (both ports ttl level) ce l and ce r ? v ih , f = f max cyd04s72v ? 90 115 ? ? ? ? ma cyd09s72v ? ? ? ? 105 150 ? ? ? i sb2 standby current (one port ttl level) ce l | ce r ? v ih , f = f max cyd04s72v ? 160 210 ? ? ? ? ma cyd09s72v ? ? ? ? 266 380 ? ? ? i sb3 standby current (both ports cmos level) ce l and ce r ? v dd ? 0.2v, f = 0 cyd04s72v ? 55 75 ? ? ? ? ma cyd09s72v ? ? ? ? 55 75 ? ? ? i sb4 standby current (one port cmos level) ce l | ce r ? v ih , f = f max cyd04s72v ? 160 210 ? ? ? ? ma cyd09s72v ? ? ? ? 224 320 ? ? i sb5 operating current (vddio = max, iout = 0 ma, f = 0) outputs disabled cyd18s72v ? ? ? ? 75 ? ? 75 ma i core [36] core operating current for (v dd = max., i out = 0 ma), outputs disabled ?0 0?0 0 ? 0 0ma notes 35. the voltage on any input or i/o pin can not exceed the power pin during power-up. 36. this family of dual-ports does not use vcore, and these pins are internally nc. the next generation dual-port family, the fl ex72-e?, will use vcore of 1.5 v or 1.8 v. please contact local cypress fae for more information. 37. pulse width < 20 ns. [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 14 of 30 ac test load and waveforms capacitance [38] part# parameter description test conditions max unit cyd04s72v cyd09s72v c in input capacitance t a = 25 c, f = 1 mhz, v dd = 3.3 v 20 pf c out output capacitance 10 [39] pf cyd18s72v c in input capacitance 40 pf c out output capacitance 20 pf switching characteristics over the operating range parameter description ?167 ?133 ?100 unit cyd04s72v cyd09s72v cyd18s72v cyd18s72v min max min max min max min max f max2 maximum operating frequency ? 167 ? 133 ? 133 ? 100 mhz t cyc2 clock cycle time 6.0 ? 7.5 ? 7.5 ? 10 ? ns t ch2 clock high time 2.7?3.0?3.4?4.5? ns t cl2 clock low time 2.7?3.0?3.4?4.5? ns t r [40] clock rise time ?2.0?2.0?2.0?3.0ns t f [40] clock fall time ? 2.0 ? 2.0 ? 2.0 ? 3.0 ns t sa address set-up time 2.3?2.5?2.2?2.7? ns t ha address hold time 0.6 ? 0.6 ? 1.0 ? 1.0 ? ns t sb byte select set-up time 2.3 ? 2.5 ? 2.2 ? 2.7 ? ns t hb byte select hold time 0.6?0.6?1.0?1.0? ns t sc chip enable set-up time 2.3 ? 2.5 ? na ? na ? ns t hc chip enable hold time 0.6 ? 0.6 ? na ? na ? ns t sw r/w set-up time 2.3?2.5?2.2?2.7? ns t hw r/w hold time 0.6?0.6?1.0?1.0? ns t sd input data set-up time 2.3 ? 2.5 ? 2.2 ? 2.7 ? ns t hd input data hold time 0.6?0.6?1.0?1.0? ns notes 38. c out also references c i/o. 39. except int and cntint which are 20 pf. 40. except jtag signal (t r and t f < 10 ns max). r1 = 590 ? r2 = 435 ? c = 5 pf (b) three-state delay (load 2) 90% 10% 3.0 v vss 90% 10% <2ns <2ns all input pulses 3.3 v v th = 1.5 v r = 50 ? z 0 = 50 ? (a) normal load (load 1) c = 10 pf output output [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 15 of 30 t sad ads set-up time 2.3 ? 2.5 ? na ? na ? ns t had ads hold time 0.6 ? 0.6 ? na ? na ? ns t scn cnten set-up time 2.3 ? 2.5 ? na ? na ? ns t hcn cnten hold time 0.6 ? 0.6 ? na ? na ? ns t srst cntrst set-up time 2.3 ? 2.5 ? na ? na ? ns t hrst cntrst hold time 0.6 ? 0.6 ? na ? na ? ns t scm cnt/msk set-up time 2.3 ? 2.5 ? na ? na ? ns t hcm cnt/msk hold time 0.6 ? 0.6 ? na ? na ? ns t oe output enable to data valid ? 4.0 ? 4.4 ? 5.5 ? 5.5 ns t olz [41, 42] oe to low z 0?0?0?0?ns t ohz [41, 42] oe to high z 0 4.0 0 4.4 0 5.5 0 5.5 ns t cd2 clock to data valid ? 4.0 ? 4.4 ? 5.0 ? 5.2 ns t ca2 clock to counter address valid ? 4.0 ? 4.4 ? na ? na ns t cm2 clock to mask register readback valid ?4.0?4.4?na?nans t dc data output hold after clock high 1.0?1.0?1.0?1.0? ns t ckhz [41, 42] clock high to output high z 0 4.0 0 4.4 0 4.7 0 5.0 ns t cklz [41, 42] clock high to output low z 1.0 4.0 1.0 4.4 1.0 4.7 1.0 5.0 ns t sint clock to int set time 0.5 6.7 0.5 7.5 0.5 7.5 0.5 10 ns t rint clock to int reset time 0.5 6.7 0.5 7.5 0.5 7.5 0.5 10 ns t scint clock to cntint set time 0.5 5.0 0.5 5.7 na na na na ns t rcint clock to cntint reset time 0.5 5.0 0.5 5.7 na na na na ns port to port delays t ccs clock to clock skew 5.2 ? 6.0 ? 5.7 ? 8.0 ? ns master reset timing t rs master reset pulse width 5.0 ? 5.0 ? 5.0 ? 5.0 ? cycles t rss master reset set-up time 6.0 ? 6.0 ? 6.0 ? 8.5 ? ns t rsr master reset recovery time 5.0 ? 5.0 ? 5.0 ? 5.0 ? cycles t rsf master reset to outputs inactive ? 10.0 ? 10.0 ? 10.0 ? 10.0 ns t rscntint master reset to counter interrupt flag reset time ? 10.0 ? 10.0 ? na ? na ns notes 41. this parameter is guaranteed by desi gn, but is not production tested. 42. test conditions used are load 2. switching characteristics over the operating range (continued) parameter description ?167 ?133 ?100 unit cyd04s72v cyd09s72v cyd18s72v cyd18s72v min max min max min max min max [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 16 of 30 jtag timing characteristics parameter description cyd04s72v cyd09s72v cyd18s72v unit ?167/?133/?100 min max f jtag maximum jtag tap controller frequency ? 10 mhz t tcyc tck clock cycle time 100 ? ns t th tck clock high time 40 ? ns t tl tck clock low time 40 ? ns t tmss tms set-up to tck clock rise 10 ? ns t tmsh tms hold after tck clock rise 10 ? ns t tdis tdi set-up to tck clock rise 10 ? ns t tdih tdi hold after tck clock rise 10 ? ns t tdov tck clock low to tdo valid ? 30 ns t tdox tck clock low to tdo invalid 0 ? ns switching waveforms test clock test mode select tck tms test data-in tdi te s t d a ta - o u t tdo t tcyc t tmsh t tl t th t tmss t tdis t tdih t tdox t tdov [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 17 of 30 figure 4. master reset figure 5. read cycle [43, 44, 45, 46, 47] notes 43. ce is internal signal. ce = low if ce 0 = low and ce 1 = high. for a single read operation, ce only needs to be asserted once at the rising edge of the clk and can be deasserted after that. data will be out after the following clk edge and will be three-stated after the next clk edge. 44. oe is asynchronously controlled; all other inputs (excluding mrst and jtag) are synchronous to the rising clock edge. 45. ads = cnten = low, and mrst = cntrst = cnt/msk = high. 46. the output is disabled (high-impedance state) by ce = v ih following the next rising edge of the clock. 47. addresses do not have to be accessed sequentially since ads = cnten = v il with cnt/msk = v ih constantly loads the address on the rising edge of the clk. numbers are for reference only. switching waveforms (continued) mrst t rsr t rs inactive active tms tdo int cntint t rsf t rss all address/ data lines all other inputs t ch2 t cl2 t cyc2 t sc t hc t sw t hw t sa t ha a n a n+1 clk ce r/w address data out oe a n+2 a n+3 t sc t hc t ohz t oe t olz t dc t cd2 t cklz q n q n+1 q n+2 1 latency be0 ?be7 t sb t hb [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 18 of 30 figure 6. bank select read [48, 49] figure 7. read -to-write-to-read (oe = low) [47, 50, 51, 52, 53] notes 48. in this depth-expansion example, b1 represents bank #1 and b2 is bank #2; each bank consists of one cypress flex72 device fr om this data sheet. address (b1) = address (b2) . 49. ads = cnten = be0 ? be7 = oe = low; mrst = cntrst = cnt/msk = high. 50. output state (high, low, or high-impedance) is determined by the previous cycle control signals. 51. during ?no operation,? data in memory at the selected address may be corrupted and should be rewritten to ensure data integr ity. 52. ce 0 = oe = be0 ? be7 = low; ce 1 = r/w = cntrst = mrst = high. 53. ce 0 = be0 ? be7 = r/w = low; ce 1 = cntrst = mrst = cnt/msk = high. when r/w first switches low, since oe = low, the write operation cannot be completed (labelled as no operation). one clock cycle is required to three- state the i/o for the wr ite operation on the next ri sing edge of clk. switching waveforms (continued) q 3 q 1 q 0 q 2 a 0 a 1 a 2 a 3 a 4 a 5 q 4 a 0 a 1 a 2 a 3 a 4 a 5 t sa t ha t sc t hc t sa t ha t sc t hc t sc t hc t sc t hc t ckhz t dc t dc t cd2 t cklz t cd2 t cd2 t ckhz t cklz t cd2 t ckhz t cklz t cd2 t ch2 t cl2 t cyc2 clk address (b1) ce (b1) data out(b2) data out(b1) address (b2) ce (b2) clk ce r/w address data in data out t hc t sc t hw t sw t ha t sa t hw t sw t cd2 t ckhz t sd t hd no operation write read a n a n+1 a n+2 a n+2 d n+2 a n+2 a n+3 q n t cl2 t ch2 t cyc2 t dc [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 19 of 30 figure 8. read-to-write-to-read (oe controlled) [54, 55, 56, 57] figure 9. read with address counter advance [56] notes 54. addresses do not have to be accessed sequentially since ads = cnten = v il with cnt/msk = v ih constantly loads the address on the rising edge of the clk. numbers are for reference only. 55. output state (high, low, or high-impedance) is determined by the previous cycle control signals. 56. ce 0 = oe = be0 ? be7 = low; ce 1 = r/w = cntrst = mrst = high 57. ce 0 = be0 ? be7 = r/w = low; ce 1 = cntrst = mrst = cnt/msk = high. when r/w first switches low, since oe = low, the write operation cannot be completed (labelled as no operation). one clock cycle is required to three- state the i/o for the wr ite operation on the next ri sing edge of clk. switching waveforms (continued) t cyc2 t cl2 t ch2 t hc t sc t hw t sw t ha t sa a n a n+1 a n+2 a n+3 a n+4 a n+5 t hw t sw t sd t hd d n+2 t cd2 t ohz read read write d n+3 q n clk ce r/w address data in data out oe q n+4 t cd2 t sa t ha t ch2 t cl2 t cyc2 clk address a n counter hold read with counter t sad t had t scn t hcn t sad t had t scn t hcn q x?1 q x q n q n+1 q n+2 q n+3 t dc t cd2 read with counter read external address ads cnten data out [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 20 of 30 figure 10. write with address counter advance [58] note 58. ce 0 = be0 ? be7 = r/w = low; ce 1 = cntrst = mrst = cnt/msk = high. when r/w first switches low, since oe = low, the write operation cannot be completed (labelled as no operation). one clock cycle is required to three- state the i/o for the wr ite operation on the next ri sing edge of clk. switching waveforms (continued) t ch2 t cl2 t cyc2 a n a n+1 a n+2 a n+3 a n+4 d n+1 d n+1 d n+2 d n+3 d n+4 a n d n t sad t had t scn t hcn t sd t hd write external write with counter address write with counter write counter hold clk address internal data in address t sa t ha cnten ads [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 21 of 30 figure 11. counter reset [59, 60] notes 59. ce 0 = be0 ? be7 = low; ce 1 = mrst = cnt/msk = high. 60. no dead cycle exists during counter reset. a read or write cycle may be coincidental with the counter reset. switching waveforms (continued) clk address internal cnten ads data in address cntrst r/w data out a n a m a p a x 0 1 a n a m a p q 1 q n q 0 d 0 t ch2 t cl2 t cyc2 t sa t ha t sw t hw t srst t hrst t sd t hd t cd2 t cd2 t cklz [72] reset address 0 counter write read address 0 address 1 read read address a n address a m read [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 22 of 30 figure 12. readback state of address counter or mask register [61, 62, 63, 64] notes 61. ce 0 = oe = be0 ? be7 = low; ce 1 = r/w = cntrst = mrst = high. 62. address in output mode. host must not be driving address bus after t cklz in next clock cycle. 63. address in input mode. host can drive address bus after t ckhz . 64. an * is the internal value of the address counter (or the mask register depending on the cnt/msk level) being read out on the address lines. switching waveforms (continued) cnten clk t ch2 t cl2 t cyc2 address ads a n q x-2 q x-1 q n t sa t ha t sad t had t scn t hcn load address external t cd2 internal address a n+1 a n+2 a n t ckhz data out a n* q n+3 q n+1 q n+2 a n+3 a n+4 t cklz t ca2 or t cm2 readback internal counter address increment external a 0 ?a 17 [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 23 of 30 figure 13. left_port (l_port) write to right_port (r_port) read [65, 66, 67] notes 65. ce 0 = oe = ads = cnten = be0 ? be7 = low; ce 1 = cntrst = mrst = cnt/msk = high. 66. this timing is valid when one port is writing, and other port is reading the same location at the same time. if t ccs is violated, indetermina te data will be read out. 67. if t ccs < minimum specified value, then r_port will read th e most recent data (written by l_port) only (2 * t cyc2 + t cd2 ) after the rising edge of r_port's clock. if t ccs > minimum specified value, then r_port will read the most recent data (written by l_port) (t cyc2 + t cd2 ) after the rising edge of r_port's clock. switching waveforms (continued) t sa t ha t sw t hw t ch2 t cl2 t cyc2 clk l r/w l a n d n t ckhz t hd t sa a n t ha q n t dc t ccs t sd t cklz t ch2 t cl2 t cyc2 t cd2 l_port address l_port data in clk r r/w r r_port address r_port data out [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 24 of 30 figure 14. counter interrupt an d retransmit [68, 69, 70, 71, 72] figure 15. mailbox interrupt timing [73, 74, 75, 76, 77] notes 68. ce 0 = oe = be0 ? be7 = low; ce 1 = r/w = cntrst = mrst = high. 69. cntint is always driven. 70. cntint goes low when the unmasked portion of the address counter is incremented to the maximum value. 71. the mask register assumed to have the value of 1ffffh. 72. retransmit happens if the counter remains in increment mode after it wraps to initially loaded value. 73. ce 0 = oe = ads = cnten = low; ce 1 = cntrst = mrst = cnt/msk = high. 74. address ?1ffff? is the mailbox location for r_port. 75. l_port is configured for write operation, and r_port is configured for read operation. 76. at least one byte enable (b0 ? b3 ) is required to be active during interrupt operations. 77. interrupt flag is set with respect to the rising edge of the wr ite clock, and is reset with respect to the rising edge of th e read clock. switching waveforms (continued) t ch2 t cl2 t cyc2 clk 1fffd 1ffff internal address last_loaded last_loaded +1 t hcm counter 1fffe cntint t scint t rcint 1fffc cnten ads cnt/msk t scm t ch2 t cl2 t cyc2 clk l t ch2 t cl2 t cyc2 clk r 3ffff t sa t ha a n+3 a n a n+1 a n+2 l_port address a m a m+4 a m+1 3ffff a m+3 r_port address int r t sa t ha t sint t rint [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 25 of 30 table 7. read/write and enable operation (any port) [78, 79, 80, 81, 82] inputs outputs operation oe clk ce 0 ce 1 r/w dq 0 ? dq 71 x h x x high-z deselected x x l x high-z deselected xlhld in write llhhd out read h x l h x high-z outputs disabled notes 78. cyd04s72v have 16 address bits, cyd09s72v have 17 address bits and cyd18s72v have 18 bits. 79. x? = ?don?t care,? ?h? = high, ?l? = low. 80. oe is an asynchronous input signal. 81. when ce changes state, deselection and read happen after one cycle of latency. 82. ce 0 = oe = low; ce 1 = r/w = high. [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 26 of 30 ordering information speed (mhz) ordering code package name package type operating range 256k 72 (18-mbit) 3.3 v synchronous cyd18s72v dual-port sram 133 cyd18s72v-133bbc bb484 484-ball ball grid array 23 mm 23 mm with 1.0-mm pitch (fbga) commercial cyd18s72v-133bbi bb484 484-ball ball grid array 23 mm 23 mm with 1.0-mm pitch (fbga) industrial 100 cyd18s72v-100bbc bb484 484-ball ball grid array 23 mm 23 mm with 1.0-mm pitch (fbga) commercial CYD18S72V-100BBI bb484 484-ball ball grid array 23 mm 23 mm with 1.0-mm pitch (fbga) industrial 128k 72 (9-mbit) 3.3 v synchronous cyd09s72v dual-port sram 133 cyd09s72v-133bbc bb484 484-ball ball grid array 23 mm 23 mm with 1.0-mm pitch (fbga) commercial 64k x 72 (4-mbit) 3.3 v synchronous cyd04s72v dual-port sram 167 cyd04s72v-167bbc bb484 484-ball ball grid array 23 mm 23 mm with 1.0-mm pitch (fbga) commercial ordering code definitions temperature range: x = c or i c = commercial; i = industrial x = pb-free (rohs compliant) package type: bb = 484-ball bga speed grade: xxx = 100 mhz / 133 mhz / 167 mhz v = 3.3 v 72 = width: 72 s = sync xx = density: 04 = 4 mb; 09 = 9 mb; 18 = 18 mb d = dual port sram cy = cypress device d cy xx s - xxx x 72 v bb x [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 27 of 30 package diagram 51-85124 *g [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 28 of 30 acronyms document conventions units of measure acronym description cmos complementary metal oxide semiconductor fbga fine-pitch ball grid array jtag joint test action group oe output enable ram random access memory symbol unit of measure ns nano seconds vvolts a micro amperes ma milli amperes mv milli volts mw milli watts mhz mega hertz pf pico farad c degree celcius wwatts [+] feedback
cyd04s72v cyd09s72v cyd18s72v document number : 38-06069 rev. *l page 29 of 30 document history page document title: cyd04s72v / cyd09s72v / cyd18s72v fle x72? 3.3 v 64 k/128 k/256 k 72 synchronous dual-port ram document number: 38-06069 rev. ecn no. issue date orig. of change description of change ** 125859 06/17/03 spn new data sheet *a 128707 08/01/03 spn added -133 speed bin updated spec values for i cc, t ha, t hb, t hw, t hd added new parameter i cc1 added bank select read and read to write to read (oe =low) timing diagrams *b 128997 09/18/03 spn updated spec values for t oe, t ohz, t ch2, t cl2, t ha, t hb, t hw, t hd, i cc, i sb5, t sa, t sb, t sw, t sd, t cd2 updated read to write (oe =low) timing diagram updated master reset values for t rs, t rsr, t rsf updated pinout updated v core voltage range *c 129936 09/30/03 spn updated package diagram updated t cd2 value on first page removed preliminary status *d 233830 see ecn wwz added 4 mbit and 9 mbit x72 devices into the data sheet with updated pinout, pin description table, power table, and timing table changed title added preliminary status to reflect the addition of 4 mbit and 9 mbit devices removed flex72-e from the document added counter related functions for 4 mbit and 9 mbit removed standard jtag description updated block diagram updated pinout with ftsel and one more portstd pins per port updated trsf of cyd18s72v value *e 288892 see ecn wwz change pinout d15 from rev[2,4] to vss to reflect sc pin removal *f 327355 see ecn aeq changed pinout k3 from nc to nc[2,5] changed pinout k20 from nc to nc[2,5] changed pinout d15 from vss to nc changed pinout d8 and m3 from revl[2,4] to vss changed pinout m20 and w15 from revr[2,4] to vss *g 345735 see ecn pcx vref pin definition updated added pb-free part ordering informations *h 360316 see ecn ydt added note for v core changed notes for portstd to vss changed icc, isb1, isb2 and isb4 number for cyd09s72v per pe request *i 460454 see ecn ydt changed cydxxs72av to cydxxs72v (rev. a not implemented) *j 2898491 07/01/10 aju removed inactive parts from ordering information. updated packaging information *k 3110296 12/14/2010 admu updated ordering information . added ordering code definitions . *l 3265044 05/25/2011 admu updates link to application note. removed obsolete part information. notes updated across datasheet as per template. added acronyms and units of measure table. [+] feedback
document number : 38-06069 rev. *l revised may 25, 2011 page 30 of 30 cyd04s72v cyd09s72v cyd18s72v ? cypress semiconductor corporation, 2003-2011. the information contained herein is subject to change without notice. cypress s emiconductor corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a cypress product. nor does it convey or imply any license under patent or other rights. cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement wi th cypress. furthermore, cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. the inclusion of cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies cypress against all charges. any source code (software and/or firmware) is owned by cypress semiconductor corporation (cypress) and is protected by and subj ect to worldwide patent protection (united states and foreign), united states copyright laws and internatio nal treaty provisions. cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the cypress source code and derivative works for the sole purpose of creating custom software and or firmware in su pport of licensee product to be used only in conjunction with a cypress integrated circuit as specified in the applicable agreement. any reproduction, modification, translation, compilation, or repre sentation of this source code except as specified above is prohibited without the express written permission of cypress. disclaimer: cypress makes no warranty of any kind, express or implied, with regard to this material, including, but not limited to, the implied warranties of merchantability and fitness for a particular purpose. cypress reserves the right to make changes without further notice to t he materials described herein. cypress does not assume any liability arising out of the application or use of any product or circuit described herein. cypress does not authori ze its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. the inclusion of cypress? prod uct in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies cypress against all charges. use may be limited by and subject to the applicable cypress software license agreement. sales, solutions, and legal information worldwide sales and design support cypress maintains a worldwide network of offices, solution center s, manufacturer?s representative s, and distributors. to find t he office closest to you, visit us at cypress locations . products automotive cypress.co m/go/automotive clocks & buffers cypress.com/go/clocks interface cypress. com/go/interface lighting & power control cypress.com/go/powerpsoc cypress.com/go/plc memory cypress.com/go/memory optical & image sensing cypress.com/go/image psoc cypress.com/go/psoc touch sensing cyp ress.com/go/touch usb controllers cypress.com/go/usb wireless/rf cypress.com/go/wireless psoc solutions psoc.cypress.com/solutions psoc 1 | psoc 3 | psoc 5 [+] feedback


▲Up To Search▲   

 
Price & Availability of CYD18S72V-100BBI

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X